

## **Weekly Status Report**

Name of the Engineer: Anas Khan

Working at Client Place: No Name of Client: BB Training Centre

Working in-house: No Reporting to: Mr. Ajay Sagdeo/Dr. Praveen

Duration: 12 FEB to 16 Feb 2024 Number of hours Invested/week: 40 h/w

| Date                | Duration        | Description of work                                                                                          | Outcomes                                                            |
|---------------------|-----------------|--------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|
| 12 February<br>2024 | 10 am to 1 pm   | Introduction to the Counters and Timing diagrams.                                                            | Understood the Counters and Timing diagrams concepts.               |
|                     | 2 pm to 5 pm    | Synchronous Counters-<br>Twisted Ring Counter, Ring<br>Counter.<br>Asynchronous Counters-<br>Ripple Counter. | Understood Synchronous<br>Counters and<br>Asynchronous Counters.    |
|                     | 5 pm to 6:30 pm | Practice on Counter Design.                                                                                  | Done practice on Counter<br>Design Questions.                       |
| 13 February         | 10 am to 1 pm   | Introduction to Shift Registers and their Configurations.                                                    | Understood the concept of Shift Registers and their configurations. |
| 2024                | 2 pm to 5 pm    | MOD-n up/down counter design.                                                                                | Able to design MOD-n up/down counters design.                       |
|                     | 5 pm to 6:30 pm | Finite State Machine. Sequence Detector- Moore and Mealy.                                                    | Able to design FSM.                                                 |
|                     | 10 am to 1 pm   | Static Timing Analysis,<br>Metastability, State Machine<br>Minimisation.                                     | In-depth understanding of Timing Analysis.                          |
| 14 February<br>2024 | 1 pm to 5 pm    | State Encoding methods, iterative pattern recognition, data path, control path.                              | Able to design iterative pattern recognizer circuits.               |
|                     | 5 pm to 6:30 pm | Algorithmic state machine, elements, and chart.                                                              | Able to draw ASM chart for Mealy and Moore.                         |



|             | 10 am to 1 pm   | Asynchronous Circuit Design-with and without latch. | Able to implement Asynchronous Circuit Design. |
|-------------|-----------------|-----------------------------------------------------|------------------------------------------------|
| 15 February |                 | idteii.                                             | Design.                                        |
| 2024        |                 | Merger Graph/Compatibility                          | Understood the Concept                         |
|             | 2 pm to 3 pm    | Graph, incompletely                                 | in detail.                                     |
|             |                 | specified machine.                                  |                                                |
|             |                 | Practice Question Bank on                           | Got additional knowledge                       |
|             | 3 pm to 6:30 pm | ASM, ISM.                                           | on MSI Blocks.                                 |
|             |                 |                                                     |                                                |

| Date                | Duration        | Description of work                                                      | Outcomes                                                                     |
|---------------------|-----------------|--------------------------------------------------------------------------|------------------------------------------------------------------------------|
| 16 February<br>2024 | 10 am to 1 pm   | Memory Design and Expansion.                                             | Understood Design approach.                                                  |
|                     | 2 pm to 5 pm    | PLD classification, CPLD,<br>FPGA, LUT. Introduction to<br>ASIC and ASSP | In-depth understanding of concepts and applications of ASSP, ASIC, and FPGA. |
|                     | 5 pm to 6:30 pm | Practice Memory Design and Duty Cycle.                                   | Done practice in Conversions.                                                |